## S.V. NATIONAL INSTITUTE OF TECHNOLOGY, SURAT End semester Examination April 2009 B.Tech II Computer Engineering, IV Semester

## Computer Organization

|     | e: 2 Hour<br>ruction: Max. M                                                                                                                                                                                                                                                                                                                                                                                           | arks: 50 |
|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
|     | A) Attempt all questions.                                                                                                                                                                                                                                                                                                                                                                                              |          |
| t   | Support your answer with necessary block diagram.                                                                                                                                                                                                                                                                                                                                                                      |          |
| Q.1 | <ol> <li>Justify your Answer</li> <li>If a greater number of devices are connected to the bus then bus performance will suffer.</li> <li>Asynchronous communication interface is function as both transmitter and receiver.</li> <li>For asynchronous data transfer strobe pulse method is batter than handshaking method.</li> <li>The number line in cache is less than the number of main memory blocks.</li> </ol> | [8]      |
| Q.2 | [A] Explain the structure of SRAM with diagram.                                                                                                                                                                                                                                                                                                                                                                        | [3]      |
|     | [B] Write down the characteristics of memory system. And explain access methods and physical characteristics in detail.  OR                                                                                                                                                                                                                                                                                            | [5]      |
| Q.2 | [A] Explain the structure of DRAM with diagram.                                                                                                                                                                                                                                                                                                                                                                        | [3]      |
|     | [B] Write down the elements of cache design. And explain replacement algorithm and write policy in detail.                                                                                                                                                                                                                                                                                                             | [5]      |
| Q.3 | [A] What do you mean by Direct memory access? Explain one method for disable the buses. And explain the function of registers that are used in DMA Controller.                                                                                                                                                                                                                                                         | [5]      |
|     | [B] Explain the Snoopy protocol in detail.  OR                                                                                                                                                                                                                                                                                                                                                                         | [5]      |
| Q.3 | [A] What do you mean by asynchronous data transfer? Explain the methods that are used to achieve asynchronous data transfer in detail also draw required diagrams.                                                                                                                                                                                                                                                     | [5]      |
|     | [B] Explain Directory protocol in detail and also write down the drawbacks of it.                                                                                                                                                                                                                                                                                                                                      | [5]      |
| Q.4 | An instruction is stored at location 350 with its address filed at location 551. The address filed has the value 400. A processor register R1 contains number 200 evaluate the effective address if the addressing mode of the instruction is relative, register indirect, index with R1 as the index register                                                                                                         | [3]      |
| Q.5 | Divide (-9) by (-3) in binary two's complement notation using 5 bit word.                                                                                                                                                                                                                                                                                                                                              | [4]      |

Explain Pentium operation type. Q.6

Explain Pentium addressing mode.

Q.7 ADD R1,R2,R3 SUB R4,R5,R1 AND R6,R1,R7

**Q.9** 

**Q.9** 

OR R8,R1,R9

XOR R10,R1,R11 To execute this program by using five stage pipeline with 65 ns of each stage. Compare the speedup if we do not consider stall and if we consider stall.

Explain register window with Appropriate diagram. Q.8[A] Explain register organization.

[B] Explain state diagram of instruction cycle OR

[A] Explain branch prediction Flow chart.

[B] Write down difference between RISC & CICS.

# SARDAR VALLABHBHAI NATIONAL INSTITUTE OF TECHNOLOGY B. TECH. II (Separate 2)

B. TECH. II (Semester 3) Sept. 2011(Mid-Sem Exam) Data Structures

| Time: 1 | Hr. |
|---------|-----|
|---------|-----|

**Total Marks: 30** 

4

| ,         | Answer the following questions:  Explain row major ordering method to store two dimensional areas.                                       |      |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------|------|
| Q.1<br>1. | Explain row major ordering method to store two dimensional arrays. Evaluate the address for the element a[3][4] for the array a[10][10]. | [06] |

- Write the overflow condition for the circular queue of size N.
- 3. Describe the advantages and disadvantages of dynamic implementation over static implementation of data structure.

# Q.2 Answer the following questions: [Any One] [04]

- 1. Write an algorithm to convert postfix expression to the prefix expression.
- 2. Write an algorithm which reverses the order of elements on stack using the appropriate data structure.
- Write an algorithm to implement the ascending order stack of N elements. After each insertion of a new value, the lowest element is at the top and the highest element is at the bottom.
- Q.4 Design the node structure to identify the loop or cycle in the link list. Write the [07] algorithm to identify the loop in the list.
- Q.5 The descending order link list is created, in which every node can store 3 numbers in descending order. The node can contain one/two/three number(s) but no empty nodes are allowed in the list.
  - a. Write an algorithm to insert the number in such a way that complete link list is [08] maintained in descending order

#### OR

a. Write an algorithm to delete the number from the link list [08]

## SARDAR VALLABHBHAI NATIONAL INSTITUTE OF TECHNOLOGY B. TECH. II CO (Sem 4) Feb-2010 (Test 1)

CO204: Computer Organization

| -mai | 1 Hr.                                           |                                                  |              |      |
|------|-------------------------------------------------|--------------------------------------------------|--------------|------|
| - 4  | Answer the following:                           |                                                  | Total Marks: | 25   |
| 1)   | Complete the five classical of                  | components of a computer: i- Input Devices, ii   |              | [05] |
|      |                                                 |                                                  |              |      |
| 2)   | What is the binding software                    | ayer between the board                           |              |      |
| 3)   |                                                 | of the IIIII deparation                          | software?    |      |
| 4)   | Subtract (21) from (40) usi                     | ing signed-magnitude arithmetic                  |              |      |
| 5)   | is the following a valid afterr                 | native definition of overflow is a               |              |      |
|      | 11 (110 0                                       | arry bits into and out of the leftmost sales     | arithmetic?  |      |
|      | flere is an evenient condition                  | on. Otherwise, there is not "                    | 1, then      |      |
| Q. 2 | Answer the following:                           |                                                  |              |      |
| 1)   | Complete the following instr                    | ruction set design principles:                   |              | [80] |
|      | i) favors regul                                 | arity iii) Good design demands                   |              |      |
|      | . /                                             | iv) Make the fast                                |              |      |
| 2)   | Write down the equivalent N                     | MIPS codes for each of the following instruction | ns.          |      |
|      | i) \$8 = \$11 — 1                               | ii) \$10 = 0                                     |              |      |
| 3)   | Write the equivalent C Code                     | e for the following MIPS Code. Let \$20=x and    | \$21=y.      |      |
|      | slt \$1,\$21,\$20                               |                                                  | •            |      |
|      | bne \$1, \$0, Loop                              |                                                  |              |      |
| 4)   | Convert (02CA) <sub>16</sub> to decima          | al using Double-Dabble method.                   |              |      |
| Q. 3 | Answer the following:                           |                                                  |              | [12] |
| 1)   | Explain all addressing mod                      | es in brief with the example.                    |              |      |
| 2)   | Registers \$10 and \$11 con                     | tains two signed integers.                       |              |      |
|      | # Start point of tracing                        | i) Show the tracing of the given program for     |              |      |
|      | add \$4,\$0,\$10<br>jal myproc                  | \$10=0xFFFFFFF0 and \$11= 0x02468ACE to          | find out wha | t    |
|      | add \$12,\$0,\$2                                | is calculated into the register \$12.            |              |      |
|      | add \$4,\$0,\$11<br>jal myproc                  | ii) Write the purpose of myproc function.        |              |      |
|      | add \$12,\$12,\$2                               |                                                  |              |      |
|      | # Stop point of tracing myproc: add \$2,\$4,\$0 |                                                  |              |      |
|      | slt \$1,\$4,\$0                                 |                                                  |              |      |
|      | beq \$1,\$0, pos<br>sub \$2,\$0,\$4             |                                                  |              |      |
|      | pos: jr \$ra                                    |                                                  |              |      |
| 3)   | Draw the Flowchart for the                      | Booth's Algorithm and using this algorithm m     | ultiply 23   |      |

(multiplicand) by 29 (multiplier) where each number is represented using 6 bits.

## S. V. National Institute of Technology, Surat B.Tech(II)- CO, 4th Sem.

Exam: Second Mid-Sem, Feb-2008

# Theoretical Computer Science

Time: 1 Hours

Answer the following questions.

Marks: 25

6

6

A.

|         | 0       | 1           |
|---------|---------|-------------|
| A       | В       | A           |
| В       | A       | A<br>C<br>B |
| C<br>*D | D       | В           |
| *D      | D       | A           |
| E       | D       | F           |
| F       | G       | Е           |
| G       | F       | G           |
| Н       | G       | D           |
| 71      | le a mi | nimizo      |

DFA to be minimized

a. Draw the table of Distinguishabilities for this automaton.

b. Construct minimum-state equivalent DFA.

OR

A.

|         | 0 | 1      |
|---------|---|--------|
| A       | В | Е      |
| B<br>*C | С | F      |
| *C      | D | Н      |
| D       | Е | Н      |
| Е       | F | I      |
| *F      | G | В      |
| G       | Н | В      |
| Н       | I | C<br>E |
| *[      | A | Е      |

DFA to be minimized

- Draw the table of Distinguishabilities for this automaton.
- Construct minimum-state equivalent DFA.

В

If  $w = a_1 a_2 a_3 \dots a_n$  and  $x = b_1 b_2 \dots b_m$  are strings of the same length. Define alt(w,x) to be the string in which the symbol of w and x alternate, starting with w, that is,  $a_1b_1a_2b_2...a_nb_n$ . If L an M are languages, define alt(L,M) to be the set of strings of the form alt(w,x), where w is any string in L and x is any string in M of the same length, Prove that if L and M are regular, so is alt(L,M).

OR

For the following Expression use the distributive laws to develop two different, В simpler, equivalent expressions.  $(0+1)^*1(0+1)+(0+1)^*1(0+1)(0+1)$ 

(PTO)

2

- C Suppose h is the homomorphism from the alphabet  $\{0,1,2\}$  to the alphabet  $\{a,b\}$  5 defined by: h(0) = a, h(1) = ab, and h(2) = ba.

  1. What is h(0) = a.
  - 2. If L is the language L(01\*2), what is h(L)?

# Q.2 Answer The Following Questions

12

- a. Design DPDA for String of properly ended brackets. Eg. {{[]} []}
- b. Convert the CFG to PDA  $S \rightarrow AB \mid BC$   $A \rightarrow BA \mid 0$   $B \rightarrow CC \mid 1$  $C \rightarrow AB \mid 0$
- c. Define N(P) for PDA P where N(P) is Acceptence by Empty stack. Prove , If L = N(P<sub>N</sub>) for some PDA  $P_N = (Q; \sum T, \partial_N, q_0, Z_0)$ , then there is a PDA  $P_F$ , such that  $L = L(P_F)$ .

Write an algorithm to perform traversal of Binary search tree.

Create a binary search tree by inserting following nodes in sequence. 3) 3)

68,85,23,38,44,80,30,108,26,5,92,60
Write inorder, preorder and post order traversal of the above generated Binary search post order traversal of the above generated Binary search post order traversal of the above generated Binary search post order traversal of the above generated Binary search post order traversal of the above generated Binary search post order traversal of the above generated Binary search post order traversal of the above generated Binary search post order traversal of the above generated Binary search post order traversal of the above generated Binary search post order traversal of the above generated Binary search post order traversal of the above generated Binary search post order traversal of the above generated Binary search post order traversal of the above generated Binary search post order traversal order t

tree.
What is a spanning tree? Find the minimum spanning tree for the graph shown in the spanning tree for the graph shown in the spanning tree. 4) following figure. 10



200

Define AVL tree. Construct AVL tree for following data 5) 10,20,30,40,50,60,70,80

### Computer Engineering Department, SVNIT, Surat. Mid-Semester Examinations, September 2016

# B Tech II (CO) - 3<sup>rd</sup> semester

Course: Computer Organization (CO201)

|   |      |     | 201 | 16 |
|---|------|-----|-----|----|
| 1 | 7170 | Sep | 200 |    |

Time: 11:0 hrs to 12:30 hrs

Max Marks: 30

|  |   | EA  | ns: |  |
|--|---|-----|-----|--|
|  | - | BU. | im. |  |
|  |   |     |     |  |

Write your B Tech Admission No/Roll No and other details clearly on the answer books while write your B Tech Admission Dated No on the question paper, too

Assume any necessary data but give proper justifications.

Be precise and clear in answering the questions.

# Q. 1 Answer the following [Any Three ]:

[06]

1) Enlist the six levels of computer.

- 2) Explain the type of 32-bit MIPS processor according to the storage order of data in memory.
- Explain the need of ISA.
- 4) Justify the statement: "The number of registers affect the designing of the instruction code bits."
- Explain how the memory operands affect the performance of the processor.

## Q. 2 Answer the following [Any Three ]:

[09]

1) Write down equivalent MIPS instructions for the followings: //\$s1=base address of array Array1 Array1[1] = 0;

Temp=1:

- 2) Enlist the MIPS instruction set principles. Explain the significance of any one design principle.
- 3) Enlist the different processor architectures type based on the type of operands. Explain advantages of one which is still utilized in present time.
- Enlist the different types of instruction formats and explain any one of them.

### Q. 3 Answer the followings:

- 1) Draw the hardware implementation and algorithmic diagrams for signed magnitude [04] addition and subtraction in fixed point representation.
- 2) Consider the following 16-bit register representing the floating point number with [03] mantissa in normalized sign magnitude form, exponent in excess-64 form and base of the system is 2.

E M S

- a. What is the relevant expression to calculate the value of the floating point representation?
- b. What is the 16-bit pattern that represent the value (-111.75)10?
- c. What is the second largest value stored in the above register?
- 3) Consider IEEE 754 single precision format register. What is the value interpreted with the following 32-bit number in the given format? 1100000111111000.....0

4) Compare for number of add, shift and subtract operations carried out for following numbers using conventional multiplication and Booth multiplication algorithms. iii) 01111001

ii) 0111111011011 i) 011001101100

vi) 001110011111

v) 11110001111

Perform the following multiplication using Booth Algorithm [Any One]: ii) (-12)\*(-9)

[03]

[02]

[03]

Formulate the recursive solution and write an algorithm for this problem. Also find out the number of moves required for moving N disks.

- a) Justify the need for Prefix or Postfix expressions in computer system.
- b) Show the progress of converting the infix expression "2+1-(4-3\*1)\*3" to its postfix expression.

[5]

[3]

[3]

[2]

Consider a process of generating Index from the document in several document processing softwares. Suggest suitable data structure for storing the section and subsection headings and later generate index from it. Explain your answer with illustration. (No need to write algorithm)

A vertical scroll bar commonly located on the far right of a window that allows user to move the window viewing area up and down. Suggest a suitable data structure for simulating the functionality of a vertical scroll bar on the screen. (No need to write algorithm)

Suggest a suitable node structure struct node for a Binary Search Tree for storing contents of a dictionary of words. Write a definition of getnode() function that creates a node with a given word using C language.

The prototype of a function:

struct node \*getnode(char \*word);

#### Computer Engineering Department, SVNIT, Surat. Suppl. Examinations, Jan - Feb 2017

#### B Tech II (CO) - 3rd semester Course: Computer Organization (CO201)

Dated 31" Jan 2017

Time: 14:00 hrs to 17:00 hrs

Max Marks: 50

Instructions:

- 1. Write your B Tech Admission No/Roll No and other details clearly on the answer books while write your B Tech Admission No on the question paper, too.
- Assume any necessary data but give proper justifications.
- 3. Be precise and clear in answering the questions.

### Q. 1[A] Answer the following [Any Five]:

[10]

- Explain Computer organization and enlist the layers of the Computer Level Hierarchy.
- Write Moore's law and explain its usage. 2.
- Write instructions for which the ALUSrcA control signal must set to 1. 3.
- What does the WB stage of the pipeline do and why?
- Using 32-bit IEEE format with 1 sign bit, 8 exponent bits and 23 mantissa bits, show the · 5. representation of number -0.968.
  - Assuming single precision IEEE format, what decimal number is represent by this word: 6.
  - Write the mechanism used by TLB. 7.

#### Q. 2 Answer the following : [Any Four]

[20]

- Explain disadvantages of pipeline processor and describe the pipeline stages with RTL. 1.
- For the MIPS processor, write the MIPS instructions for the following C code segment: 2.

$$\{A[i] = 2*A[i-1]; \}$$

The value in registers are the base address of arrays A in register \$s0 and I in register \$s1.

Consider the implementations of machine M. There are Four classes of instructions (A, B, 3. C and D) in the instruction set. M has a clock rate of 100 MHz. The average number of cycles for each instruction class and their frequencies (for a typical program) are as follows:

| Instruction Class | Machine M<br>Cycles/Instruction Class | Frequency |
|-------------------|---------------------------------------|-----------|
| A                 | 1                                     | 50%       |
| В                 | 2                                     | 30%       |
| С                 | 3                                     | 10%       |
| D                 | 4                                     | 10%       |

- A) Calculate the average CPI for this machine.
- B) Calculate the average MIPS (Million Instructions Per Second) ratings for machine M.
- Explain the bus types and also explain the handshaking protocol.
- Write and explain control hazard and its solutions.

### Computer Engineering Department, S V N I T, Surat

### Mid Semester Exam, September 2017

### B. Tech II (CO) - 3rd semester

| Course: | Computer | Organization ( | (CO201) |
|---------|----------|----------------|---------|
|---------|----------|----------------|---------|

|         | Course: Computer Organization (CO201)                                                                   |      |
|---------|---------------------------------------------------------------------------------------------------------|------|
|         | 19" September 2017 Time: 11:00 - 12:30 pm Total Marks:                                                  | 30   |
| Instruc | tions:  1. Be precise and clear in answering the questions.                                             |      |
|         | <ol> <li>Assume any necessary data but give proper justifications.</li> </ol>                           | out  |
|         | Admission No/Roll No and other details clearly of the analysis                                          | oui  |
|         | B. Tech Admission No on the question paper, too.                                                        |      |
| Q.1     | Answer the following [Any Five]:                                                                        | [05] |
| 1)      | Define computer organization. Describe the benefits of learning.                                        |      |
| 2)      | What features are considered by the compiler to compile the high level language program?                |      |
| 3)      | Describe ISA and explain the elements of instruction.                                                   |      |
| 4)      | Justify the statement: One of the design principle states that smaller is faster.                       |      |
| 5)      | Differentiate between register-register and load-store architecture.                                    |      |
| 6)      | Why registers are used for variables?                                                                   |      |
|         | •                                                                                                       |      |
| Q.2     | Answer the following:                                                                                   | [10] |
| 1)      | Explain the stored program concept and its model.                                                       | [02] |
| 2)      | Explain how CISC processor achieves shorten execution time.                                             | [02] |
| 3)      | Write instructions for 32-bits MIPS processor for the high level language instructions (consider        | [03] |
| 1.0     | \$s0-base address of Ans, \$s1-base address of No, \$s2-i:                                              |      |
|         | for (i=5; i>=0; i) Ans[i]=No[i]*16;                                                                     |      |
| 4)      | For the Q.2(3), show 32-bits MIPS instruction mnemonics only on the memory location for                 | [03] |
|         | PC=80000. Provide the calculated memory address component and target address calculation                |      |
|         | for branch instruction. Note: Ignore calculation of memory address component for jump                   |      |
|         | instruction.                                                                                            |      |
|         |                                                                                                         |      |
| Q.3     | Answer the following:                                                                                   | [09] |
| 1)      | Perform the arithmetic operations (+42) + (-13) and (-42) - (-13) in binary using signed-2's            | [02] |
|         | complement representation for negative numbers using 8-bit.                                             | [03] |
| 2)      | Design a 4-bit combinational circuit of Incrementer using half adders.                                  | [04] |
| 3)      | Explain Booth multiplication algorithm with its flowchart.                                              |      |
| -,      | OR                                                                                                      | [04] |
| 3)      | Show stepwise execution of Booth Multiplication for the given numbers (-9) * (-13) with                 | •    |
| ٥,      | values of Q <sub>n</sub> Q <sub>n+1</sub> , AC and QR. Consider 5 bit registers for the signed numbers. |      |
|         | values of QnQn+1, AC and QR. Consider 5 on registers for the signed framework                           |      |
| Q.4     | Answer the following [Any Two]:                                                                         | [06] |
|         | a) Perform Subtraction (20 - 100) by taking the 10's complement of the subtrahend.                      |      |
| .,      | b) Explain overflow by performing the arithmetic operation (+70) + (+80) and (-70) + (-80).             |      |
| 21      | If the values of j and k are 3 and 4 respectively. Design an array multiplier using AND gates           |      |
| -/      | and adders. Consider $j = \text{multiplier bit}$ , $k = \text{multiplicand bit}$ .                      |      |
| 21      | and adders. Consider j = multiplier oit, k = multiplicated oit.                                         |      |

3) Draw and explain flowchart of signed magnitude data for addition and subtraction.

## Q. 3 Answer the following:

 For the 4-bit binary multiplication. Fill in the table for the Product, Multiplier and Multiplicand for each step. You need to provide the DESCRIPTION of the step being performed (shift left, shift right, add, no add). The value of M (Multiplicand) is 1010, Q (Multiplier) is initially 1011.

| Product   | Multiplicand | Multiplier | Description    | Step   |
|-----------|--------------|------------|----------------|--------|
| 0000 0000 | 0000 1010    | 1011       | Initial values | Step 0 |
|           |              |            |                |        |

- 2. A) Explain Set Associative concept of Cache memory.
  - B) A machine has the physical memory is 2 GB, word size is 32 bits, the block size is 32 bytes, and the cache is 4-way set associative. It can cache 32 KB of physical memory.
    - How many bits are needed for the Tag, Index and Offset? Show your work.
    - Describe how the different factors affect the performance of the cache.
- 3. A) Explain the terms: Virtual Pages, Physical Pages with reference to Virtual Memory.
  - B) A machine has 4 GB of RAM for the 32-bit MIPS system and 32-bit virtual address space, 128 MB physical memory and a 8 KB page size. Based on this information, answer the following questions with required work.
    - How many virtual pages and physical pages are there?
    - What is the size of the page table, in bytes for one-level page-table design with each page table entry consuming 1 word.